参考文献
[1]贾松良.微电子封装的现状及发展.电子产品世界,2000(6):38-39.
[2]田民波,梁彤翔,何卫.电子封装技术和封装材料.半导体情报,1995,32(4):42-61.
[3]田民波.电子封装工程.北京:清华大学出版社,2003.
[4]Tummala R R. Fundamentals of Microsystems Packaging. New York: McGraw-Hill, 2001.
[5]Pangracious V, Marrakchi Z, Mehrez H. Three-dimensional integration: A more than Moore technology, three-dimensional design methodologies for tree-based FPGA architecture. New York: Springer, 2015.
[6]董志义.高密度封装技术现状及发展趋势.电子工业专用设备,2000,29(2):10-9.
[7]王毅.高密度高性能电子封装技术的新发展.电子工业专用设备,1998,27(3):31-45.
[8]高尚通,赵正平.电子封装在中国的发展趋势.世界电子元器件,1999(6):32-35.
[9]王德贵.跨世纪的电路组装技术.世界电子元器件,1998(1):66-72.
[10]张如明.SMT技术向多芯片组件发展.世界电子元器件,1998(1):73-75.
[11]况延香,马莒生.迈向新世纪的微电子封装技术.电子工艺技术,2000,21(1):1-6.
[12]朱颂春,况延香.新型微电子封装技术.电子工艺技术,1998,19(2):47-53.
[13]田民波.超级计算机工程中的基板技术.半导体情报,1994,31(6):34-39.
[14]Kettner P, Kim B, Pargfrieder S, et al. New technologies for advanced high density 3D packaging by using TSV process.2008 International Conference on Electronic Packaging Technology & High Density Packaging, 2008, 1 & 2: 43-45.
[15]Houston P, Li Z, Baldwin D F, et al. A 3D-WLCSP package technology: Processing and reliability characterization. 58th Electronic Components & Technology Conference, Proceedings, 2008: 936-943.
[16]Miettinen J, Mantysalo M, Kaija K, et al. System design issues for 3D system-in-package (SiP) . Proceedings of 54th Electronic Components & Technology Conference, 2004, 1 & 2: 610-615.
[17]Liu J J, Berg H, Wen Y T, ea al. Plastic Ball Grid Array (PBGA) . Overview, MCP, 1995, 40 (4): 236-244.
[18]张涛,李莉.面积阵列封装-BGA和Flip-Chip.电子工艺技术,1999,20(1):6-11.
[19]周德俭,吴兆华.芯片尺寸封装(CSP)技术.电子工艺技术,1997,18(3):104-107.
[20]祝大同.CSP技术的兴起和发展.世界电子元器件,1998(10):66-68.
[21]Quinones H, Babiarz A. Flip chip, CSP and WLP technologies: A reliability perspective, informacije midem. Journal of Microelectronics Electronic Components and Materials, 2002, 32 (4): 247-251.
[22]Koh W H. Advanced area array packaging-from CSP to WLP. Fifth International Conference on Electronic Packaging Technology, Proceedings, 2003: 121-125.
[23]Ganasan J R. Chip on chip (COC) and chip on board (COB) assembly on flex rigid printed circuit assemblies. IEEE Transactions on Electronics Packaging Manufacturing, 2000, 23 (1): 28-31.
[24]Dreiza M, Yoshida A, Ishibashi K, et al. High density PoP (Package-on-Package) and package stacking development. 57th Electronic Components & Technology Conference, Proceedings, 2007: 1397-1402.
[25]Eric Beyne, Rita Van Hoof, Tomas Webers, et al. High density interconnect substrates using multilayer thin film technology on laminate substrates (MCM-SL/D) . Mil, 2001, 18 (3): 36-42.
[26]杨邦朝,张经国.多芯片组件(MCM)技术及其应用.成都:电子科技大学出版社,2001.
[27]Lu D, Wong C P. Materials for advanced packaging. 1st Ed. Berlin: Springer, 2009.
[28]Lu D, Wong C P. Materials for advanced packaging. 2nd Ed. Switzerland: Springer, 2017.
[29]田民波,林金堵,祝大同.高密度封装基板.北京:清华大学出版社,2003.
[30]Pun K, Cui C Q, Chung T F. Ultra-Fine Via Pitch on Flexible Substrate for High Density Interconnect (HDI) . Proceedings of International Conference on Electronic Packaging Technology & High Density Packaging, 2008, 1 & 2: 134-139.
[31]Rimskog M, Bauer T. High Density Through Silicon Via (TSV) . DTIP of MEMS & MOEMS 2008, 4: 9-11.
[32]孙忠贤.电子化学品.北京:化学工业出版社,2001.